## 1.5-A High Efficiency Step-Down Converter in SOT23-5 Package

Check for Samples: TLV62565, TLV62566

#### **FEATURES**

- 2.7-V to 5.5-V Input Voltage Range
- 1.5-MHz Typical Switching Frequency
- Output Current up to 1.5 A (Max)
- Adaptive On-Time Current Control
- Power Save Mode for Light Load Efficiency
- 50-µA Operating Quiescent Current
- Up to 95% Efficiency
- Over Current Protection
- 95% Maximum Duty Cycle
- Excellent AC and Transient Load Response
- Power Good Output, TLV62566
- Internal Soft Startup of 250 µs (Typ)
- Adjustable Output Voltage
- Thermal Shutdown Protection
- Available in SOT23-5 Package

#### **APPLICATIONS**

- Portable Devices
- DSL Modems
- Hard Disk Drivers
- Set Top Box
- Tablet



#### Figure 1. TLV62565 Typical Application

#### DESCRIPTION

The TLV62565/6 devices are synchronous step-down converters optimized for small solution size and high efficiency. The devices integrate switches capable of delivering an output current up to 1.5 A.

The devices are based on an adaptive on time with valley current mode control scheme. Typical operating frequency is 1.5 MHz at medium to heavy loads. The devices are optimized to achieve very low output voltage ripple even with small external components and feature an excellent load transient response.

During a light load, the TLV62565/6 automatically enter into Power Save Mode at the lowest quiescent current (50  $\mu$ A typ) to maintain high efficiency over the entire load current range. In shutdown, the current consumption is reduced to less than 1  $\mu$ A.

The TLV62565/6 provide an adjustable output voltage via an external resistor divider. The output voltage start-up ramp is controlled by an internal soft start, typically 250  $\mu$ s. Power sequencing is possible by configuring the Enable (TLV62565) and Power Good (TLV62566) pins. Other features like over current protection and over temperature protection are built-in. The TLV62565/6 devices are available in a SOT23-5 package.



Figure 2. TLV62565 Efficiency, 1.8 V<sub>OUT</sub>



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Table 1. ORDERING INFORMATION

| T <sub>A</sub> | EN or PG FUNCTION | PACKAGE MARKING | PACKAGE | PART NUMBER (1) |  |
|----------------|-------------------|-----------------|---------|-----------------|--|
| 40°C to 05°C   | EN                | SIK             | DBV     | TLV62565DBV     |  |
| –40°C to 85°C  | PG                | SIL             | DBV     | TLV62566DBV     |  |

(1) For detailed ordering information please check the PACKAGE OPTION ADDENDUM section at the end of this datasheet.

#### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                    |                                    | VA       | VALUE                         |      |  |
|------------------------------------|------------------------------------|----------|-------------------------------|------|--|
|                                    |                                    | MIN      | MAX                           | UNIT |  |
| Voltage range <sup>(2)</sup>       | VIN, EN,PG                         | -0.3     | 7                             | V    |  |
|                                    | SW                                 | -0.3     | V <sub>IN</sub> +0.3          | V    |  |
|                                    | FB                                 | -0.3     | 3.6                           | V    |  |
| Sink current, I <sub>PG</sub>      | PG                                 |          | 660                           | uA   |  |
| ESD rating                         | Human Body Model                   |          | 2                             | kV   |  |
|                                    | Charged Device Model               |          | 500                           | V    |  |
| Continuous total power dissipation |                                    | See Ther | See Thermal Information table |      |  |
| Temperature range                  | Operating junction, T <sub>J</sub> | -40      | 150                           | °C   |  |
|                                    | Storage, T <sub>stg</sub>          | -65      | 150                           | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | TLV62565, TLV62566 | UNITS |
|------------------|----------------------------------------------|--------------------|-------|
|                  | I HERMAL METRIC                              | DBV (5 PINS)       | UNITS |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 208.3              |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 73.7               |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 36.1               | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter   | 2.3                | 10/00 |
| ΨЈВ              | Junction-to-board characterization parameter | 35.3               |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A                |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>**

|          |                               | MIN | TYP MAX | UNIT |
|----------|-------------------------------|-----|---------|------|
| $V_{IN}$ | Input voltage range, VIN      | 2.7 | 5.      | 5 V  |
| $T_A$    | Operating ambient temperature | -40 | 8       | °C   |

(1) Refer to the APPLICATION INFORMATION section for further information.

Product Folder Links: TLV62565 TLV62566

RUMENTS

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

## **ELECTRICAL CHARACTERISTICS**

Over recommended free-air temperature range,  $V_{IN} = 3.6 \text{ V}$ ,  $T_A = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$ , typical values are at  $T_A = 25 ^{\circ}\text{C}$  (unless otherwise noted)

|                      | PARAMETER                         | TEST CONDITIONS                                               | MIN TYP   | MAX                                   | UNIT |
|----------------------|-----------------------------------|---------------------------------------------------------------|-----------|---------------------------------------|------|
| SUPPL                | Υ                                 |                                                               |           |                                       |      |
| V <sub>IN</sub>      | Input voltage range               |                                                               | 2.7       | 5.5                                   | V    |
| IQ                   | Quiescent current into VIN pin    | I <sub>OUT</sub> = 0 mA, Not switching                        | 50        |                                       | uA   |
| .,                   | Under voltage lock out            | V <sub>IN</sub> falling                                       | 2.2       | 2.3                                   | V    |
| $V_{UVLO}$           | Under voltage lock out hysteresis |                                                               | 200       |                                       | mV   |
| _                    | Thermal shutdown                  | Junction temperature rising                                   | 150       |                                       | °C   |
| $T_{JSD}$            | Thermal shutdown hysteresis       | Junction temperature falling below T <sub>JSD</sub>           | 20        |                                       | ٠.   |
| LOGIC                | INTERFACE, TLV62565               |                                                               |           |                                       |      |
| V <sub>IH</sub>      | High-level input voltage          | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V                               | 1.2       |                                       | V    |
| $V_{IL}$             | Low-level input voltage           | $2.7 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{ V}$  |           | 0.4                                   | V    |
| I <sub>SD</sub>      | Shutdown current into VIN pin     | EN = LOW                                                      | 0.1       | 1                                     | μΑ   |
| I <sub>EN,LKG</sub>  | EN leakage current                |                                                               | 0.01      | 0.16                                  | μΑ   |
| POWER                | GOOD, TLV62566                    |                                                               |           |                                       |      |
|                      | Power Good low threshold          | V <sub>FB</sub> falling referenced to V <sub>FB</sub> nominal | 90%       |                                       |      |
| $V_{PG}$             | Power Good high threshold         | V <sub>FB</sub> risng referenced to V <sub>FB</sub> nominal   | 95%       |                                       |      |
| $V_L$                | Low level voltage                 | $I_{sink} = 500 \mu A$                                        |           | 0.4                                   | V    |
| I <sub>PG,LKG</sub>  | PG Leakage current                | V <sub>PG</sub> = 5.0 V                                       | 0.01      | 0.17                                  | μΑ   |
| OUTPU                | т                                 |                                                               |           |                                       |      |
| V <sub>OUT</sub>     | Output voltage range              |                                                               | 0.6       | D <sub>MAX</sub> .<br>V <sub>IN</sub> | V    |
|                      | Foodbook nondetion velters        | PWM operation                                                 | 0.588 0.6 | 0.612                                 | V    |
| $V_{FB}$             | Feedback regulation voltage       | PFM comparator threshold                                      |           |                                       |      |
| I <sub>FB</sub>      | Feedback input bias current       | V <sub>FB</sub> = 0.6 V                                       | 10        | 100                                   | nA   |
| <u> </u>             | High-side FET on resistance       | I <sub>SW</sub> = 500 mA, V <sub>IN</sub> = 3.6 V             | 173       |                                       | 0    |
| R <sub>DS(on)</sub>  | Low-side FET on resistance        | I <sub>SW</sub> = 500 mA, V <sub>IN</sub> = 3.6 V             | 105       |                                       | mΩ   |
| I <sub>LIM,LS</sub>  | Low-side FET valley current limit |                                                               | 1.5       |                                       | Α    |
| I <sub>LIM,HS</sub>  | High-side FET peak current limit  |                                                               | 1.8       |                                       | Α    |
| f <sub>SW</sub>      | Switching frequency               |                                                               | 1.5       |                                       | MHz  |
| D <sub>MAX</sub>     | Maximum duty cycle                |                                                               | 95%       |                                       |      |
| t <sub>OFF,MIN</sub> | Minimum off time                  |                                                               | 40        |                                       | ns   |

## **DEVICE INFORMATION**





## **Table 2. PIN FUNCTIONS**

| PIN  |          | PIN      |         |                                                                                                                                                                                                                                                       |
|------|----------|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | N        | 0.       | I/O/PWR | DESCRIPTION                                                                                                                                                                                                                                           |
| NAME | TLV62565 | TLV62566 |         |                                                                                                                                                                                                                                                       |
| EN   | 1        | _        | I       | Device enable logic input. Logic HIGH enables the device, logic low disables the device and turns it into shutdown.                                                                                                                                   |
| PG   | _        | 1        | 0       | Power Good open drain output. This pin is high impedance if the output voltage is within regulation. It is pulled low if the output is below its nominal value. It is also in logic low when $V_{\text{IN}}$ below UVLO or thermal shutdown triggers. |
| GND  | 2        | 2        | PWR     | Ground pin.                                                                                                                                                                                                                                           |
| SW   | 3        | 3        | PWR     | Switch pin connected to the internal MOSFET switches and inductor terminal. Connect the inductor of the output filter to this pin.                                                                                                                    |
| VIN  | 4        | 4        | PWR     | Power supply voltage input.                                                                                                                                                                                                                           |
| FB   | 5        | 5        | I       | Feedback pin for the internal control loop. Connect this pin to the external feedback divider.                                                                                                                                                        |

NSTRUMENTS



#### **FUNCTIONAL BLOCK DIAGRAMS**



Figure 3. TLV62565 Functional Block Diagram



Figure 4. TLV62566 Functional Block Diagram

Copyright © 2013, Texas Instruments Incorporated Product Folder Links: TLV62565 TLV62566

# TEXAS INSTRUMENTS

## PARAMETER MEASUREMENT INFORMATION



**Table 3. List of Components** 

| REFERENCE | DESCRIPTION                                                         | MANUFACTURER |
|-----------|---------------------------------------------------------------------|--------------|
| C1        | 4.7 μF, Ceramic Capacitor, 6.3 V, X5R, size 0603, GRM188R60J475ME84 | Murata       |
| C2        | 10 μF, Ceramic Capacitor, 6.3 V, X5R, size 0603, GRM188R60J106ME84  | Murata       |
| L1        | 2.2 µH, Power Inductor, 2.5 A, size 4mmx4mm, LQH44PN2R2MP0          | Murata       |
| R1,R2     | Chip resistor,1%,size 0603                                          | Std.         |

## **TABLE OF GRAPHS**

|                          |                                                                                                                                                                          | FIGURE    |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                          | vs Load current (V <sub>OUT</sub> = 1.8 V, V <sub>IN</sub> = 2.7 V, 3.6 V, 5.5 V)                                                                                        | Figure 5  |
| Efficiency               | vs Load current (V <sub>OUT</sub> = 1.2 V, V <sub>IN</sub> = 2.7 V, 3.6 V, 5.5 V)                                                                                        | Figure 6  |
|                          | vs Load current (V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 4.2 V, 5.5 V)                                                                                               | Figure 7  |
| Outrant make an          | vs Input voltage (Line regulation, V <sub>OUT</sub> = 1.8 V, Load = 0.5 A,1 A,1.5 A)                                                                                     | Figure 8  |
| Output voltage           | vs Load current (Load regulation, V <sub>OUT</sub> = 1.8 V, V <sub>IN</sub> = 2.7 V, 3.6 V, 5.5 V)                                                                       | Figure 9  |
| Quiescent current        | vs Input voltage                                                                                                                                                         | Figure 10 |
| D                        | vs Input voltage, High-Side FET                                                                                                                                          | Figure 11 |
| R <sub>DS(on)</sub>      | vs Input voltage, Low-Side FET                                                                                                                                           | Figure 12 |
| Switching frequency      | vs Load current, V <sub>OUT</sub> = 1.8 V                                                                                                                                | Figure 13 |
| PWM mode                 | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.8 V, Load current = 1.5 A                                                                                                  | Figure 14 |
| PFM mode                 | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.8 V, Load current = 100 mA                                                                                                 | Figure 15 |
| PFM mode                 | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.8 V, Load current = 10 mA                                                                                                  | Figure 16 |
| Load transient           | $V_{IN}$ = 3.6 V, $V_{OUT}$ = 1.8 V, Load current = 0.3 A to 1.3 A, L = 2.2 $\mu$ H, $C_{OUT}$ = 10 $\mu$ F                                                              | Figure 17 |
| Load transient           | $V_{IN} = 3.6 \text{ V}, V_{OUT} = 1.8 \text{ V}, \text{ Load current} = 1.3 \text{ A to } 0.3 \text{ A}, \text{ L} = 2.2 \mu\text{H}, \text{ C}_{OUT} = 10 \mu\text{F}$ | Figure 18 |
| 01                       | TLV62565, V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.8 V, Load = 1.2 Ω                                                                                                | Figure 19 |
| Startup                  | TLV62566, Power Good, V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.8 V, Load = 0 A                                                                                      | Figure 20 |
| Short circuit protection | $V_{IN} = 3.6 \text{ V}, V_{OUT} = 1.8 \text{ V}, \text{ Short output}$                                                                                                  | Figure 21 |

Product Folder Links: TLV62565 TLV62566



## TYPICAL CHARACTERISTICS



**NSTRUMENTS** 





















## vs LOAD CURRENT 1,600 $V_{OUT} = 1.8V$ 1,500 Frequency [kHz] 1,400 1,300 1,200 V<sub>IN</sub>=2.7V 1,100 V<sub>IN</sub>=3.6V V<sub>IN</sub>=5.5V 1,000

**SWITCHING FREQUENCY** 



Figure 13.

0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5 Load Current [A]





Figure 14.

Submit Documentation Feedback

V<sub>IN</sub> = 3.6 V

20 mV/div

SW

2 V/div

I<sub>inductor</sub>

1A/div





#### DETAILED DESCRIPTION

#### **DEVICE OPERATION**

The TLV62565/6 device family includes two high-efficiency synchronous step-down converters. Each device operates with an adaptive on-time control scheme, which is able to dynamically adjust the on-time duration based on the input voltage and output voltage so that it can achieve relative constant frequency operation. The device operates at typically 1.5-MHz frequency pulse width modulation (PWM) at moderate to heavy load currents. Based on the  $V_{\text{IN}}/V_{\text{OUT}}$  ratio, a simple circuit sets the required on time for the high-side MOSFET. It makes the switching frequency relatively constant regardless of the variation of input voltage, output voltage, and load current. At the beginning of each switching cycle, the high-side switch is turned on and the inductor current ramps up to a peak current that is defined by on time and inductance. In the second phase, once the on time expires, the high-side switch is turned off while the low-side switch is being turned on. The current through the inductor then decays until triggering the valley current limit determined by the output of the error amplifier. Once this occurs, the on timer is set to turn the high-side switch back on again and the cycle is repeated.

The TLV62565/6 device family offers excellent load transient response with a unique fast response constant ontime valley current mode. The switching frequency changes during load transition so that the output voltage comes back in regulation faster than a traditional fixed PWM control scheme. Figure 22 shows the operation principles of the load transient response of the TLV62565/6. Internal loop compensation is integrated which simplifies the design process while minimizing the number of external components. At light load currents the device automatically operates in Power Save Mode with pulse frequency modulation (PFM).



Figure 22. Operation in Load Transient

#### **POWER SAVE MODE**

The device integrates a Power Save Mode with PFM to improve efficiency at light load. In Power Save Mode, the device only switches when the output voltage trips below a set threshold voltage. It ramps up the output voltage with several pulses and stops switching when the output voltage is higher than the set threshold voltage. PFM is exited and PWM mode entered in case the output current can no longer be supported in Power Save Mode. The threshold of the PFM comparator is typically 0.9% higher than the normal reference voltage. Figure 23 shows the details of PFM/PWM mode transition.



Figure 23. Output Voltage in PFM/PWM Mode

10

#### **ENABLING/DISABLING THE DEVICE**

The device is enabled by setting the EN input to a logic HIGH. Accordingly, a logic LOW disables the device. If the device is enabled, the internal power stage starts switching and regulates the output voltage to the set point voltage. The EN input must be terminated and should not be left floating.

#### **SOFT START**

After enabling the device, internal soft-start circuitry monotonically ramps up the output voltage which reaches nominal output voltage during a soft-start time of 250 µs (typical). This avoids excessive inrush current and creates a smooth output voltage rise slope. It also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance.

If the output voltage is not reached within the soft-start time, such as in the case of a heavy load, the converter enters regular operation. The TLV62565/6 are able to start into a pre-biased output capacitor. The converter starts with the applied bias voltage and ramps the output voltage to its nominal value.

#### **SWITCH CURRENT LIMIT**

The switch current limit prevents the device from high inductor current and drawing excessive current from a battery or input voltage rail. Excessive current might occur with a heavy load or shorted output circuit condition.

The TLV62565/6 adopt valley current control by sensing the current of the low-side MOSFET. Once the low-side valley switch current limit is tripped, the low-side MOSFET is turned off and limits the inductor's valley current. The high-side current is also limited which is determined by the on time of the high-side MOSFET and inductor value calculated by Equation 1. For example, with 3.6 V<sub>IN</sub> to 1.8 V<sub>OUT</sub> and 2.2-µH specification, the peak current limit is approximately 1.97 A with a typical valley current limit of 1.7 A.

Additionally, there is a secondary high-side current limit (typical 2 A) to prevent the current from going too high, which is shown in Figure 24. Due to the internal propagation delay, the real current limit value might be higher than the static current limit in the electrical characteristics table.



Figure 24. Switch Current Limit

$$\begin{split} I_{\textit{PEAK,LIMIT}} &= I_{\textit{VALLEY,LIMIT}} + \Delta I_{\textit{L}} \\ \Delta I_{\textit{L}} &= \frac{V_{\textit{OUT}}}{L} \times \frac{(1 - D)}{f_{\textit{SW}}} \end{split}$$

Copyright © 2013, Texas Instruments Incorporated

where:

- I<sub>PEAK,LIMIT</sub> is the high-side peak current limit
- I<sub>VALLEY,LIMIT</sub> is the low-side valley current limit

#### **POWER GOOD**

The TLV62566 integrates a Power Good output going low when the output voltage is below its nominal value. The Power Good output stays high impedance once the output is above 95% of the regulated voltage and is low once the output voltage falls below typically 90% of the regulated voltage. The PG pin is an open drain output and is specified to sink typically up to 0.5 mA. The Power Good output requires a pull-up resistor connected to any voltage lower than 5.5 V. When the device is off due to UVLO or thermal shutdown, the PG pin is pulled to logic low.

Product Folder Links: TLV62565 TLV62566

(1)



#### **UNDER VOLTAGE LOCKOUT**

To avoid mis-operation of the device at low input voltages, under voltage lockout is implemented that shuts down the device at voltages lower than  $V_{UVLO}$  with  $V_{HYS}$   $_{UVLO}$  hysteresis.

#### THERMAL SHUTDOWN

The device enters thermal shutdown once the junction temperature exceeds typically  $T_{JSD}$ . Once the device temperature falls below the threshold with hysteresis, the device returns to normal operation automatically. Power Good is pulled low when thermal protection is triggered.

Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated

#### APPLICATION INFORMATION

#### **OUTPUT FILTER DESIGN**

The inductor and output capacitor together provide a low-pass frequency filter. To simplify this process, Table 4 outlines possible inductor and capacitor value combinations.

**Table 4. Matrix of Output Capacitor and Inductor Combinations** 

| L [µH] <sup>(1)</sup> | С <sub>ОИТ</sub> [µF] <sup>(2) (3)</sup> |      |      |      |     |  |  |  |  |  |
|-----------------------|------------------------------------------|------|------|------|-----|--|--|--|--|--|
|                       | 4.7                                      | 10   | 22   | 47   | 100 |  |  |  |  |  |
| 1                     |                                          |      |      |      |     |  |  |  |  |  |
| 2.2                   |                                          | +(4) | +(4) | +(4) |     |  |  |  |  |  |
| 4.7                   |                                          |      |      |      |     |  |  |  |  |  |

- (1) Inductor tolerance and current de-rating is anticipated. The effective inductance can vary by +20% and -30%.
- (2) Capacitance tolerance and bias voltage de-rating is anticipated. The effective capacitance can vary by +20% and -50%.
- (3) For low output voltage applications (≤ 1.2 V), more output capacitance is recommended (usually ≥ 22 µF) for smaller ripple.
- (4) Typical application configuration. '+' indicates recommended filter combinations.

#### INDUCTOR SELECTION

The main parameters for inductor selection is inductor value and then saturation current of the inductor. To calculate the maximum inductor current under static load conditions, Equation 2 is given:

$$I_{L,MAX} = I_{OUT,MAX} + \frac{\Delta I_L}{2}$$

$$\Delta I_L = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f_{SW}}$$

where:

- I<sub>OUT,MAX</sub> is the maximum output current
- ΔI<sub>L</sub> is the inductor current ripple
- f<sub>SW</sub> is the switching frequency
- · L is the inductor value

It is recommended to choose a saturation current for the inductor that is approximately 20% to 30% higher than  $I_{L,MAX}$ . In addition, DC resistance and size should also be taken into account when selecting an appropriate inductor. The recommended inductors are listed in Table 5.

Table 5. List of Recommended Inductors

| INDU | JCTANCE<br>[µH] | CURRENT RATING [mA] | DIMENSIONS<br>L x W x H [mm <sup>3</sup> ] | DC RESISTANCE<br>[mΩ typ] | TYPE            | MANUFACTURER |
|------|-----------------|---------------------|--------------------------------------------|---------------------------|-----------------|--------------|
|      | 2.2             | 2500                | 4 x 3.7 x 1.65                             | 49                        | LQH44PN2R2MP0   | Murata       |
|      | 2.2             | 3000                | 4 x 4 x 1.8                                | 50                        | NRS4018T2R2MDGJ | Taiyo Yuden  |

#### INPUT AND OUTPUT CAPACITOR SELECTION

Copyright © 2013, Texas Instruments Incorporated

The input capacitor is the low impedance energy source for the converter that helps provide stable operation. The closer the input capacitor is placed to the  $V_{IN}$  and GND pins, the lower the switch ring. A low ESR multilayer ceramic capacitor is recommended for best filtering. For most applications, 4.7- $\mu$ F input capacitance is sufficient; a larger value reduces input voltage ripple.

Product Folder Links: TLV62565 TLV62566

(2)



The architecture of the TLV62565/6 allow use of tiny ceramic-type output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are thus recommended. To keep its resistance up to high frequencies and to achieve narrow capacitance variation with temperature, it is recommended to use X7R or X5R dielectric. The TLV62565/6 are designed to operate with an output capacitance of 10  $\mu$ F to 47  $\mu$ F, as outlined in Table 4.

#### SETTING THE OUTPUT VOLTAGE

An external resistor divider is used to set output voltage. By selecting R1 and R2, the output voltage is programmed to the desired value. When the output voltage is regulated, the typical voltage at the FB pin is  $V_{FB}$ . Equation 3, Equation 4, and Equation 5 can be used to calculate R1 and R2.

When sizing R2, in order to achieve low quiescent current and acceptable noise sensitivity, use a minimum of 5  $\mu$ A for the feedback current I<sub>FB</sub>. Larger currents through R2 improve noise sensitivity and output voltage accuracy but increase current consumption.

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right) = 0.6V \times \left(1 + \frac{R1}{R2}\right) \tag{3}$$

$$R2 = \frac{V_{FB}}{I_{FB}} = \frac{0.6V}{5\mu A} = 120k\Omega \tag{4}$$

$$R1 = R2 \times (\frac{V_{OUT}}{V_{FB}} - 1) = R2 \times (\frac{V_{OUT}}{0.6V} - 1)$$
(5)

## **LOOP STABILITY**

The first step of circuit and stability evaluation is to look from a steady-state perspective at the following signals:

- Switching node, SW
- Inductor current, I<sub>1</sub>
- Output ripple voltage, V<sub>OUT(AC)</sub>

These are the basic signals that need to be measured when evaluating a switching converter. When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations, the regulation loop may be unstable. This is often a result of board layout and/or L-C combination. Applications with the recommended L-C combinations in Table 4 are designed for good loop stability as well as fast load transient response.

As a next step in the evaluation of the regulation loop, the load transient response is illustrated. The TLV62565/6 use a constant on time with valley current mode control, so the on time of the high-side MOSFET is relatively consistent from cycle to cycle when a load transient occurs. Whereas the off time adjusts dynamically in accordance with the instantaneous load change and brings  $V_{OUT}$  back to the regulated value.

During recovery time,  $V_{OUT}$  can be monitored for settling time, overshoot, or ringing which helps judge the stability of the converter. Without any ringing, the loop usually has more than 45° of phase margin.

#### THERMAL INFORMATION

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, convection surfaces, and the presence of other heat-generating components affect the power dissipation limits of a given component.

Two basic approaches for enhancing thermal performance are listed below:

- Improving the power dissipation capability of the PCB design
- Introducing airflow in the system

For more details on how to use the thermal parameters, see the application notes: Thermal Characteristics Application Notes SZZA017 and SPRA953.

Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated

#### **APPLICATION EXAMPLES**

Instruments



Figure 25. TLV62565 1.2-V Output Application



Figure 26. TLV62565 1.8-V Output Application



Figure 27. TLV62565 3.3-V Output Application



Figure 28. TLV62566 1.2-V Output Application



Figure 29. TLV62566 1.8-V Output Application



Figure 30. TLV62566 3.3-V Output Application

Product Folder Links: TLV62565 TLV62566





30-Oct-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TLV62565DBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SIK                  | Samples |
| TLV62565DBVT     | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SIK                  | Samples |
| TLV62566DBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SIL                  | Samples |
| TLV62566DBVT     | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SIL                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

30-Oct-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 31-Oct-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differisions are florifinal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|---------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLV62565DBVR                    | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV62565DBVT                    | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV62566DBVR                    | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV62566DBVT                    | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

www.ti.com 31-Oct-2013



\*All dimensions are nominal

| 7 til dilitioriolorio di o riorini di |              |                 |      |      |             |            |             |
|---------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TLV62565DBVR                          | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV62565DBVT                          | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV62566DBVR                          | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV62566DBVT                          | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |

DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>